

LT1910 Protected High Side MOSFET Driver

- **8V to 48V Power Supply Range**
- **Protected from –15V to 60V Supply Transients**
- **Short-Circuit Protected**
- **Automatic Restart Timer**
- **Open-Collector Fault Flag**
- Fully Enhances N-Channel MOSFET Switches
- Programmable Current Limit, Delay Time and Autorestart Period
- Voltage Limited Gate Drive
- Defaults to OFF State with Open Input
- Available in SO-8 Package

## **APPLICATIONS**

- Industrial Control
- Avionics Systems
- Automotive Switches
- Stepper Motor and DC Motor Control
- Electronic Circuit Breaker

## **DESCRIPTIO <sup>U</sup> FEATURES**

The LT®1910 is a high side gate driver that allows the use of low cost N-channel power MOSFETs for high side switching applications. It contains a completely self-contained charge pump to fully enhance an N-channel MOSFET switch with no external components.

When the internal drain comparator senses that the switch current has exceeded the preset level, the switch is turned off and a fault flag is asserted. The switch remains off for a period of time set by an external timing capacitor and then automatically attempts to restart. If the fault still exists, this cycle repeats until the fault is removed, thus protecting the MOSFET. The fault flag becomes inactive once the switch restarts successfully.

The LT1910 has been specifically designed for harsh operating environments such as industrial, avionics and automotive applications where poor supply regulation and/or transients may be present. The device will not sustain damage from supply transients of –15V to 60V.

The LT1910 is available in the SO-8 package.

 $\overline{\mathcal{L}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

# **TYPICAL APPLICATIO U**



#### **Fault Protected High Side Switch**



#### **Switch Drop vs Load Current**

1





## **ABSOLUTE MAXIMUM RATINGS <sup>W</sup> <sup>W</sup> <sup>W</sup> <sup>U</sup> PACKAGE/ORDER INFORMATION <sup>U</sup> <sup>W</sup> <sup>U</sup>**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes specifications that apply over the full operating temperature **range, otherwise specifications are at**  $T_A = 25^\circ \text{C}$ **. V<sup>+</sup> = 12V to 48V unless otherwise noted.**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The LT1910E is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:** Guaranteed but not tested.



## **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**









1910 G012

**Turn-On Time vs Temperature Turn-Off Time vs Temperature**





**Automatic Restart Period vs Temperature**







## **PIN FUNCTIONS**

**GND (Pin 1):** Common ground.

**TIMER (Pin 2):** A timing capacitor  $C_T$  from the TIMER pin to ground sets the restart time following overcurrent detection. Upon detection of an overcurrent condition,  $C<sub>T</sub>$ is rapidly discharged to less than 1V and then recharged by a 14µA nominal current source back to the 2.9V timer threshold, whereupon the restart is attempted. Whenever TIMER pulls below 2.9V, the GATE pin pulls low to turn off the external switch. This cycle repeats until the overcurrent condition goes away and the switch restarts successfully. During normal operation the pin clamps at 3.5V nominal.

**FAULT (Pin 3):** The FAULT pin monitors the TIMER pin voltage and indicates the overcurrent condition. Whenever the TIMER pin is pulled below 3.3V at the onset of a current limit condition, the FAULT pin pulls active LOW. The FAULT pin resets HIGH immediately when the TIMER pin ramps above 3.4V during autorestart. The FAULT pin is an open-collector output, thus requiring an external pull-up resistor and is intended for logic interface. The resistor should be selected with a typical 1mA pull-up at low status and less than 2mA under worst-case conditions.

**IN (Pin 4):** The IN pin threshold is TTL/CMOS compatible and has approximately 200mV of hysteresis. When the IN pin is pulled active HIGH above 2V, an internal charge pump is activated to pull up the GATE pin. The IN pin can be pulled as high as 15V regardless of whether the supply is on or off. If the IN pin is left open, an internal 75k pulldown resistor pulls the pin below 0.8V to ensure that the GATE pin is inactive LOW.

**GATE (Pin 5):** The GATE pin drives the power MOSFET gate. When the IN pin is greater than 2V, the GATE pin is pumped approximately 12V above the supply. It has relatively high impedance (the equivalence of a few hundred kΩ) when pumped above the rail. Care should be taken to minimize any loading by parasitic resistance to ground or supply. The GATE pin pulls LOW when the TIMER pin falls below 2.9V.

**SENSE (Pin 6):** The SENSE pin connects to the input of a supply-referenced comparator with a 65mV nominal offset. When the SENSE pin is taken more than 65mV below supply, the MOSFET gate is driven LOW and the timing capacitor is discharged. The SENSE pin threshold has a 0.33%/°C temperature coefficient (TC), which closely matches the TC of the drain sense resistor formed from the copper trace of the PCB.

For loads requiring high inrush current, an RC timing delay can be added between the drain sense resistor and the SENSE pin to ensure that the current-sense comparator does not false trigger during start-up (see Applications Information). A maximum of 10kΩ can be inserted between a drain sense resistor and the SENSE pin. If current sensing is not required, the SENSE pin is tied to supply.

**V+ (Pin 8):** In addition to providing the operating current for the LT1910, the V+ pin also serves as the Kelvin connection for the current sense comparator. The V+ pin must be connected to the positive side of the drain sense resistor for proper current sensing operation.



## **BLOCK DIAGRAM**



#### **OPERATION (Refer to the Block Diagram)**

The LT1910 GATE pin has two states, OFF and ON. In the OFF state it is held LOW, while in the ON state it is pumped to 12V above the supply by a self-contained 750kHz charge pump. The OFF state is activated when either the IN pin is below 0.8V or the TIMER pin is below 2.9V. Conversely, for the ON state to be activated, the IN pin must be above 2V and the TIMER pin must be above 2.9V.

The IN pin has approximately 200mV of hysteresis. If it is left open, the IN pin is held LOW by a 75k resistor. Under normal conditions, the TIMER pin is held a diode drop above 2.9V by a 14µA pull-up current source. Thus the TIMER pin automatically reverts the GATE pin to the ON state if the IN pin is above 2V.

The SENSE pin normally connects to the drain of the power MOSFET, which returns through a low value drain sense resistor to supply. In order for the sense comparator to accurately sense the MOSFET drain current, the V+ pin must be connected directly to the positive side of the drain sense resistor. When the GATE pin is ON and the MOSFET

drain current exceeds the level required to generate a 65mV drop across the drain sense resistor, the sense comparator activates a pull-down NPN which rapidly pulls the TIMER pin below 2.9V. This in turn causes the timer comparator to override the IN pin and set the GATE pin to the OFF state, thus protecting the power MOSFET. When the TIMER pin is pulled below 3.3V, the fault comparator also activates the open-collector NPN to pull the FAULT pin LOW, indicating an overcurrent condition.

When the MOSFET gate voltage is discharged to less than 1.4V, the TIMER pin is released. The 14µA current source then slowly charges the timing capacitor back to 2.9V where the charge pump again starts to drive the GATE pin HIGH. If a fault condition still exists, the sense comparator threshold will again be exceeded and the timer cycle will repeat until the fault is removed. The FAULT pin becomes inactive HIGH if the TIMER pin charges up successfully above 3.4V (see Figure 1).



## **OPERATION**





## **APPLICATIONS INFORMATION**

#### **Input/Supply Sequencing**

There are no input/supply sequencing requirements for the LT1910. The IN pin may be taken up to 15V with the supply at 0V. When the supply is turned on with the IN pin set HIGH, the MOSFET turn-on will be inhibited until the timing capacitor charges up to 2.9V (i.e., for one restart cycle).

#### **Isolating the Inputs**

Operation in harsh environments may require isolation to prevent ground transients from damaging control logic. The LT1910 easily interfaces to low cost optoisolators. The network shown in Figure 2 ensures that the input will be pulled above 2V, but not exceed the absolute maximum rating for supply voltages of 12V to 48V over the entire temperature range. The optoisolator must have less than 20µA of dark current (leakage) at hot in order to maintain the OFF State (see Figure 2).

## **Drain Sense Configuration**

The LT1910 uses supply referenced current sensing. One input of the current sense comparator is connected to a drain sense pin, while the second input is offset 65mV below the supply inside the device. For this reason, Pin 8 of the LT1910 must be treated not only as a supply pin, but also as the reference input for the current sense comparator.

Figure 3 shows the proper drain sense configuration for the LT1910. Note that the SENSE pin goes to the drain end of the sense resistor, while the V+ pin is connected to the



**Figure 2. Isolating the Input**







7

## **APPLICATIO S I FOR ATIO W U U U**

supply at the same point as the positive end of the sense resistor.

The drain sense threshold voltage has a positive temperature coefficient, allowing PTC sense resistors to be used (see Printed Circuit Board Shunts). The selection of  $R_S$ should be based on the minimum threshold voltage:

 $R<sub>S</sub> = 50$ mV/I<sub>SFT</sub>

Thus the  $0.02\Omega$  drain sense resistor in Figure 3 will yield a minimum trip current of 2.5A. This simple configuration is appropriate for resistive or inductive loads that do not generate large current transients at turn-on.

### **Automatic Restart Period**

The timing capacitor  $C_T$  shown in Figure 3 determines the length of time the power MOSFET is held off following a current limit trip. Curves are given in the Typical Performance Characteristics to show the restart period for various values of  $C_T$ . For example,  $C_T = 0.33 \mu F$  yields a 50ms restart period.

#### **Defeating Automatic Restart**

Some applications are required to remain off after a fault occurs. When the LT1910 is being driven from CMOS logic, this can be easily implemented by connecting resistor R2 between the IN and TIMER pins as shown in Figure 4. R2 supplies the sustaining current for an internal SCR which latches the TIMER pin LOW under a fault condition. The FAULT pin is set active LOW when the TIMER pin falls below 3.3V. This keeps the MOSFET gate from turning ON and the FAULT pin from resetting HIGH



**Figure 4. Latch-Off Configuration (Autorestart Defeated)**

until the IN pin has been recycled.  $C_T$  is used to prevent the FAULT pin from glitching whenever the IN pin recycles to turn on the MOSFET unsuccessfully under an existing fault condition.

#### **Inductive vs Capacitive Loads**

Turning on an inductive load produces a relatively benign ramp in MOSFET current. However, when an inductive load is turned off, the current stored in the inductor needs somewhere to decay. A clamp diode connected directly across each inductive load normally serves this purpose. If a diode is not employed, the LT1910 clamps the MOSFET gate 0.7V below ground. This causes the MOSFET to resume conduction during the current decay with  $(V^+ +$  $V_{GS}$  + 0.7V) across it, resulting in high dissipation peaks.

Capacitive loads exhibit the opposite behavior. Any load that includes a decoupling capacitor will generate a current equal to C<sub>LOAD</sub> • (∂V/∂t) during capacitor in-rush. With large electrolytic capacitors, the resulting current spike can play havoc with the power supply and false trip the current sense comparator.

Turn-on ∂V/∂t is controlled by the addition of the simple network shown in Figure 5. This network takes advantage of the fact that the MOSFET acts as a source follower during turn-on. Thus the ∂V/∂t on the source can be controlled by controlling the ∂V/∂t on the gate.



**Figure 5. Control and Current Limit Delay**



## **APPLICATIONS INFORMATION**

The turn-on current spike into  $C_{\text{LOAD}}$  is estimated by:

$$
I_{PEAK} = C_{LOAD} \cdot \frac{V_G - V_{TH}}{R1 \cdot C1}
$$

where  $V_{TH}$  is the MOSFET gate threshold voltage.  $V_G$  is obtained by plotting the equation:

$$
I_{GATE} = \frac{V_{GATE}}{R1}
$$

on the graph of Gate Drive Current ( $I_{GATE}$ ) vs Gate Voltage ( $V<sub>GATE</sub>$ ) as shown in Figure 6. The value of  $V<sub>GATE</sub>$  at the intersection of the curves for a given supply is  $V_G$ . For example, if  $V^+$  = 24V and R1 = 100k, then  $V_G$  = 18.3V. For  $V_{TH}$  = 2V, C1 = 0.1µF and C<sub>LOAD</sub> = 1000µF, the estimated  $I_{\text{PFAK}}$  = 1.6A. The diode and the second resistor in the network ensure fast current limit turn-off.

When turning off a capacitive load, the source of the MOSFET can "hang up" if the load resistance does not discharge  $C_{\text{LOAD}}$  as fast as the gate is being pulled down. If this is the case, a 15V zener may be added from gate to source to prevent  $V_{GS(MAX)}$  from being exceeded.



**Figure 6. Gate Drive Current vs Gate Voltage**

#### **Adding Current Limit Delay**

When capacitive loads are being switched or in very noisy environments, it is desirable to add delay in the drain current sense path to prevent false tripping (inductive loads normally do not need delay). This is accomplished by the current limit delay network shown in Figure 5.  $R_D$  and  $C_D$  delay the overcurrent trip for drain currents up to approximately 10  $\bullet$  I<sub>SFT</sub>, above which the diode conducts and provides immediate turn-off (see Figure 7). To ensure proper operation of the timer,  $C_D$  must be  $\leq C_T$ .



**Figure 7. Current Limit Delay Time**

#### **Printed Circuit Board Shunts**

The sheet resistance of 1oz copper clad is approximately 5 • 10<sup>-4</sup>Ω/square with a temperature coefficient of 0.39%/°C. Since the LT1910 drain sense threshold has a similar temperature coefficient (0.33%/°C), this offers the possibility of nearly zero TC current sensing using the "free" drain sense resistor made out of PC trace material.

A conservative approach is to use 0.02" of width for each 1A of current for 1oz copper. Combining the LT1910 drain sense threshold with the 1oz copper resistance results in a simple expression for width and length:

Width (1oz Cu) =  $0.02$ " • I<sub>SET</sub>

Length  $(1oz Cu) = 2<sup>″</sup>$ 

The width for 2oz copper would be halved while the length would remain the same.

Bends may be incorporated into the resistor to reduce space; each bend is equivalent to approximately 0.6 • the width of a straight length. Kelvin connection should be employed by running a separate trace from the ends of the resistor back to the LT1910's V+ and SENSE pins. See Application Note 53 for further information on printed circuit board shunts.



## **APPLICATIO S I FOR ATIO W U U U**

### **Low Voltage/Wide Supply Range Operation**

When the supply is less than 12V, the LT1910's charge pump does not produce sufficient gate voltage to fully enhance the standard N-channel MOSFET. For these applications, a logic-level MOSFET can be used to extend the operating supply down to 8V. If the MOSFET has a maximum  $V_{GS}$  rating of 15V or greater, then the LT1910 can also operate up to a supply voltage of 60V (absolute maximum rating of the  $V^+$  pin).

#### **Protecting Against Supply Transients**

The LT1910 is 100% tested and guaranteed to be safe from damage with 60V applied between the V+ and GND pins. However, when this voltage is exceeded, even for a few microseconds, the result can be catastrophic. For this reason it is imperative that the LT1910 is not exposed to supply transients above 60V. A transient suppressor, such as Diodes Inc.'s SMAJ48A, should be added between the V+ and GND pins for such applications.

For proper current sense operation, the  $V^+$  pin is required to be connected to the positive side of the drain sense resistor (see Drain Sense Configuration). Therefore, the supply should be adequately decoupled at the node where the V+ pin and drain sense resistor meet. Several hundred microfarads may be required when operating with a high current switch.

When the operating voltage approaches the 60V absolute maximum rating of the LT1910, local supply decoupling between the V+ and GND pins is highly recommended. An RC snubber with a transient suppressor are an absolute necessity. Note however that resistance should not be added in series with the  $V^+$  pin because it will cause an error in the current sense threshold.

#### **Low Side Driving**

Although the LT1910 is primarily targeted at high side (grounded load) switch applications, it can also be used for low side (supply connected load) switch applications. Figures 8a and 8b illustrate the LT1910 driving low side power MOSFETs. Because the LT1910 charge pump tries to pump the gate of the N-channel MOSFET above the supply, a clamp zener is required to prevent the  $V_{GS}$ (absolute maximum) of the MOSFET from being exceeded.







**Figure 8b. Low Side Driver for Source Current Sensing**





## **APPLICATIO S I FOR ATIO W U U U**

The LT1910 gate drive is current limited for this purpose so that no resistance is needed between the GATE pin and zener.

Current sensing for protecting low side drivers can be done in several ways. In the Figure 8a circuit, the supply voltage for the load is assumed to be within the supply operating range of the LT1910. This allows the load to be returned to supply through current sense resistor  $R<sub>S</sub>$ , providing normal operation of the LT1910 protection circuitry.

If the load cannot be returned to supply through  $R_S$ , or the load supply voltage is higher than the LT1910 supply, the current sense must be moved to the source of the low side MOSFET.

Figure 8b shows an approach to source sensing. An operational amplifier (must common mode to ground) is used to level shift the voltage across  $R<sub>S</sub>$  up to the drain sense pin. This approach allows the use of a small sense resistor which could be made from PC trace material. The LT1910 restart timer functions the same as in the high side switch application.

## **U PACKAGE DESCRIPTIO**



**S8 Package 8-Lead Plastic Small Outline (Narrow .150 Inch)** (Reference LTC DWG # 05-08-1610)



## **TYPICAL APPLICATION**



**Protected 1A Automotive Solenoid Driver with Overvoltage Shutdown**

## **RELATED PARTS**



PowerPath and ThinSOT are trademarks of Linear Technology Corporation.

